Part Number Hot Search : 
24AA0 SB103 PB61CA FFB3946 8HC711E 19800 C3502 V420LA7P
Product Description
Full Text Search
 

To Download 56F805 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Freescale Semiconductor, Inc.
DSP56F805/D Rev. 12.0, 02/2004
56F805
Technical Data
56F805 16-bit Hybrid Controller
* * Up to 40 MIPS at 80MHz core frequency DSP and MCU functionality in a unified, C-efficient architecture Hardware DO and REP loops MCU-friendly instruction set supports both DSP and controller functions: MAC, bit manipulation unit, 14 addressing modes 31.5K x 16-bit words Program Flash 512 x 16-bit words Program RAM 4K x 16-bit words Data Flash 2K x 16-bit words Data RAM 2K x 16-bit words Boot Flash
6 3 4 6 PWM Outputs Current Sense Inputs Fault Inputs PWM Outputs Current Sense Inputs Fault Inputs A/D1 A/D2 VREF ADC Interrupt Controller
* * * * * * * * * * *
Up to 64K x 16-bit words each of external Program and Data memory Two 6-channel PWM Modules Two 4-channel, 12-bit ADCs Two Quadrature Decoders CAN 2.0 B Module Two Serial Communication Interfaces (SCIs) Serial Peripheral Interface (SPI) Up to four General Purpose Quad Timers JTAG/OnCETM port for debugging 14 Dedicated and 18 Shared GPIO lines 144-pin LQFP Package
Freescale Semiconductor, Inc...
* *
* * * * *
PWMA
RSTO RESET IRQA
EXTBOOT IRQB 6 JTAG/ OnCE Port VPP VCAPC VDD 2 8 VSS 8* Digital Reg Analog Reg VDDA VSSA
PWMB
Low Voltage Supervisor
3 4 4 4
4
Quadrature Decoder 0/ Quad Timer A Quadrature Decoder 1/ Quad B Timer Quad Timer C
Program Controller and Hardware Looping Unit
Address Generation Unit
Data ALU 16 x 16 + 36 36-Bit MAC Three 16-bit Input Registers Two 36-bit Accumulators
Bit Manipulation Unit
4 2 4 2 2
Program Memory 32252 x 16 Flash 512 x 16 SRAM Boot Flash 2048 x 16 Flash Data Memory 4096 x 16 Flash 2048 x 16 SRAM
*
PAB
* *
PDB
* * * *
IPBB CONTROLS 16
Quad Timer D / Alt Func CAN 2.0A/B SCI0 or GPIO SCI1 or GPIO SPI or GPIO Dedicated GPIO
XDB2 CGDB XAB1 XAB2
16-Bit 56800 Core
PLL
CLKO XTAL EXTAL
Clock Gen
*
INTERRUPT CONTROLS 16 COP/ Watchdog COP RESET MODULE CONTROLS ADDRESS BUS [8:0] DATA BUS [15:0]
2
4 14
ApplicationSpecific Memory & Peripherals
IPBus Bridge (IPBB)
External Bus Interface Unit
External Address Bus Switch External Data Bus Switch Bus Control
A[00:05] 6 10 16 PS Select DS Select WR Enable RD Enable A[06:15] or GPIO-E2:E3 & GPIO-A0:A7 D[00:15]
*includes TCS pin which is reserved for factory use and is tied to VSS
Figure 1. 56F805 Block Diagram
(c) Motorola, Inc., 2004. All rights reserved.
For More Information On This Product, Go to: www.freescale.com
Freescale Semiconductor, Inc.
Part 1 Overview
1.1 56F805 Features
1.1.1
* * * * *
Digital Signal Processing Core
Efficient 16-bit 56800 family hybrid controller engine with dual Harvard architecture As many as 40 Million Instructions Per Second (MIPS) at 80MHz core frequency Single-cycle 16 x 16-bit parallel Multiplier-Accumulator (MAC) Two 36-bit accumulators, including extension bits 16-bit bidirectional barrel shifter Parallel instruction set with unique DSP addressing modes Hardware DO and REP loops Three internal address buses and one external address bus Four internal data buses and one external data bus Instruction set supports both DSP and controller functions Controller style addressing modes and instructions for compact code Efficient C compiler and local variable support Software subroutine and interrupt stack with depth limited only by memory JTAG/OnCE debug programming interface
Freescale Semiconductor, Inc...
* * * * * * * * *
1.1.2
* *
Memory
Harvard architecture permits as many as three simultaneous accesses to Program and Data memory On-chip memory including a low-cost, high-volume Flash solution -- 31.5K x 16 bit words of Program Flash -- 512 x 16-bit words of Program RAM -- 4Kx 16-bit words of Data Flash -- 2K x 16-bit words of Data RAM -- 2K x 16-bit words of Boot Flash
*
Off-chip memory expansion capabilities programmable for 0, 4, 8, or 12 wait states -- As much as 64K x 16 bits of Data memory -- As much as 64K x 16 bits of Program memory
1.1.3
*
Peripheral Circuits for 56F805
Two Pulse Width Modulator modules each with six PWM outputs, three Current Sense inputs, and four Fault inputs, fault tolerant design with dead time insertion; supports both center- and edgealigned modes Two 12-bit Analog-to-Digital Converters (ADC) which support two simultaneous conversions; ADC and PWM modules can be synchronized Two Quadrature Decoders each with four inputs or two additional Quad Timers
* *
2
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
56F805 Description
* * * * * * * * *
Two General Purpose Quad Timers totaling six pins: Timer C with two pins and Timer D with four pins CAN 2.0 B Module with 2-pin port for transmit and receive Two Serial Communication Interfaces, each with two pins (or four additional GPIO lines) Serial Peripheral Interface (SPI) with configurable four-pin port (or four additional GPIO lines) 14 dedicated General Purpose I/O (GPIO) pins, 18 multiplexed GPIO pins Computer Operating Properly (COP) watchdog timer Two dedicated external interrupt pins External reset input pin for hardware reset External reset output pin for system reset JTAG/On-Chip Emulation (OnCETM) module for unobtrusive, processor speed-independent debugging Software-programmable, Phase Locked Loop-based frequency synthesizer for the hybrid controller core clock
Freescale Semiconductor, Inc...
* *
1.1.4
* * * *
Energy Information
Fabricated in high-density CMOS with 5V-tolerant, TTL-compatible digital inputs Uses a single 3.3V power supply On-chip regulators for digital and analog circuitry to lower cost and reduce noise Wait and Stop modes available
1.2 56F805 Description
The 56F805 is a member of the 56800 core-based family of hybrid controllers. It combines, on a single chip, the processing power of a DSP and the functionality of a microcontroller with a flexible set of peripherals to create an extremely cost-effective solution. Because of its low cost, configuration flexibility, and compact program code, the 56F805 is well-suited for many applications. The 56F805 includes many peripherals that are especially useful for applications such as motion control, smart appliances, steppers, encoders, tachometers, limit switches, power supply and control, automotive control, engine management, noise suppression, remote utility metering, and industrial control for power, lighting, and automation. The 56800 core is based on a Harvard-style architecture consisting of three execution units operating in parallel, allowing as many as six operations per instruction cycle. The microprocessor-style programming model and optimized instruction set allow straightforward generation of efficient, compact code for both MCU and DSP applications. The instruction set is also highly efficient for C compilers to enable rapid development of optimized control applications. The 56F805 supports program execution from either internal or external memories. Two data operands can be accessed from the on-chip Data RAM per instruction cycle. The 56F805 also provides two external dedicated interrupt lines, and up to 32 General Purpose Input/Output (GPIO) lines, depending on peripheral configuration. The 56F805 controller includes 31.5K words (16-bit) of Program Flash and 4K words of Data Flash (each programmable through the JTAG port) with 512 words of Program RAM and 2K words of Data RAM. It also supports program execution from external memory (64K).
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
3
Freescale Semiconductor, Inc.
The 56F805 incorporates a total of 2K words of Boot Flash for easy customer-inclusion of fieldprogrammable software routines that can be used to program the main Program and Data Flash memory areas. Both Program and Data Flash memories can be independently bulk-erased or erased in page sizes of 256 words. The Boot Flash memory can also be either bulk- or page-erased. Key application-specific features of the 56F805 include the two Pulse Width Modulator (PWM) modules. These modules each incorporate three complementary, individually programmable PWM signal outputs (each module is also capable of supporting six independent PWM functions for a total of 12 PWM outputs) to enhance motor control functionality. Complementary operation permits programmable dead time insertion, distortion correction via current sensing by software, and separate top and bottom output polarity control. The up-counter value is programmable to support a continuously variable PWM frequency. Edgeand center-aligned synchronous pulse width control (0% to 100% modulation) is supported. The device is capable of controlling most motor types: ACIM (AC Induction Motors), both BDC and BLDC (Brush and Brushless DC motors), SRM and VRM (Switched and Variable Reluctance Motors), and stepper motors. The PWMs incorporate fault protection and cycle-by-cycle current limiting with sufficient output drive capability to directly drive standard opto-isolators. A "smoke-inhibit", write-once protection feature for key parameters and a patented PWM waveform distortion correction circuit are also provided. Each PWM is double-buffered and includes interrupt controls to permit integral reload rates to be programmable from 1 to 16. The PWM modules provide a reference output to synchronize the ADCs. The 56F805 incorporates two separate Quadrature Decoders capable of capturing all four transitions on the two-phase inputs, permitting generation of a number proportional to actual position. Speed computation capabilities accommodate both fast and slow moving shafts. The integrated watchdog timer in the Quadrature Decoder can be programmed with a time-out value to alarm when no shaft motion is detected. Each input is filtered to ensure only true transitions are recorded. This controller also provides a full set of standard programmable peripherals that include two Serial Communications Interfaces (SCI), one Serial Peripheral Interface (SPI), and four Quad Timers. Any of these interfaces can be used as General Purpose Input/Outputs (GPIOs) if that function is not required. A Controller Area Network interface (CAN Version 2.0 A/B-compliant), an internal interrupt controller and 14 dedicated GPIO are also included on the 56F805.
Freescale Semiconductor, Inc...
1.3 State of the Art Development Environment
* * Processor ExpertTM (PE) provides a Rapid Application Design (RAD) tool that combines easy-touse component-based software application creation with an expert knowledge system. The Code Warrior Integrated Development Environment is a sophisticated tool for code navigation, compiling, and debugging. A complete set of evaluation modules (EVMs) and development system cards will support concurrent engineering. Together, PE, Code Warrior and EVMs create a complete, scalable tools solution for easy, fast, and efficient development.
4
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Product Documentation
1.4 Product Documentation
The four documents listed in Table 2 are required for a complete description and proper design with the 56F805. Documentation is available from local Motorola distributors, Motorola semiconductor sales offices, Motorola Literature Distribution Centers, or online at www.motorola.com/semiconductors.
Table 1. 56F805 Chip Documentation
Topic DSP56800 Family Manual DSP56F801/803/805/ 807 User's Manual 56F805 Technical Data Sheet 56F805 Product Brief 56F805 Errata Description Detailed description of the 56800 family architecture, and 16-bit core processor and the instruction set Detailed description of memory, peripherals, and interfaces of the 56F801, 56F803, 56F805, and 56F807 Electrical and timing specifications, pin descriptions, and package descriptions (this document) Summary description and block diagram of the 56F805 core, memory, peripherals and interfaces Details any chip issues that might be present Order Number DSP56800FM/D
DSP56F801-7UM/D
Freescale Semiconductor, Inc...
DSP56F805/D
DSP56F805PB/D
DSP56F805E/D
1.5 Data Sheet Conventions
This data sheet uses the following conventions:
OVERBAR This is used to indicate a signal that is active when pulled low. For example, the RESET pin is active when low. A high true (active high) signal is high or a low true (active low) signal is low. A high true (active high) signal is low or a low true (active low) signal is high. Signal/Symbol PIN PIN PIN PIN 1. Logic State True False True False Signal State Asserted Deasserted Asserted Deasserted Voltage1 VIL/VOL VIH/VOH VIH/VOH VIL/VOL
"asserted" "deasserted" Examples:
Values for VIL, VOL, VIH, and VOH are defined by individual product specifications.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
5
Freescale Semiconductor, Inc.
Part 2 Signal/Connection Descriptions
2.1 Introduction
The input and output signals of the 56F805 are organized into functional groups, as shown in Table 2 and as illustrated in Figure 2. In Table 3 through Table 19, each table row describes the signal or signals present on a pin.
Table 2. Functional Group Pin Allocations
Functional Group Power (VDD or VDDA) Ground (VSS or VSSA) Supply Capacitors and VPP PLL and Clock Address Bus1 Data Bus Bus Control Interrupt and Program Control Dedicated General Purpose Input/Output Pulse Width Modulator (PWM) Port Serial Peripheral Interface (SPI) Port1 Quadrature Decoder Port2 Serial Communications Interface (SCI) Port1 CAN Port Analog to Digital Converter (ADC) Port Quad Timer Module Ports JTAG/On-Chip Emulation (OnCE) 1. 2. Alternately, GPIO pins Alternately, Quad Timer pins Number of Pins 9 9 3 3 16 16 4 5 14 26 4 8 4 2 9 6 6 Detailed Description Table 3 Table 4 Table 5 Table 2.3 Table 7 Table 8 Table 9 Table 10 Table 11 Table 12 Table 13 Table 14 Table 15 Table 16 Table 17 Table 18 Table 19
Freescale Semiconductor, Inc...
6
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Introduction
Power Port Ground Port Power Port Ground Port
VDD VSS VDDA VSSA
8 8* 1 1 VCAPC VPP
8 6
GPIOB0-7 GPIOD0-5
Dedicated GPIO
6 3
PWMA0-5 ISA0-2 FAULTA0-3 PWMA Port
Other Supply Ports PLL and Clock
2 1
4
EXTAL 1 XTAL 1 CLKO 1 A0-A5
6 3
PWMB0-5 ISB0-2 FAULTB0-3 PWMB Port
Freescale Semiconductor, Inc...
56F805
4
1 6 1 1 1 2
SCLK (GPIOE4) MOSI (GPIOE5) MISO (GPIOE6) SS (GPIOE7) SPI Port or GPIO
External Address Bus or GPIO
A6-7 (GPIOE2-E3) A8-15 (GPIOA0-A7) 8
External Data Bus
D0-D15 16 PS 1 1 1 1 1 1 8 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 2 4 1 1 1
TXD0 (GPIOE0) RXD0 (GPIOE1)
SCI0 Port or GPIO
External Bus Control
DS RD WR
1 1
TXD1 (GPIOD6) RXD1 (GPIOD7)
SCI1 Port or GPI0
ANA0-7 VREF
PHASEA0 (TA0) Quadrature Decoder0 or Quad Timer A PHASEB0 (TA1) INDEX0 (TA2) HOME0 (TA3) PHASEA1 (TB0) Quadrature Decoder1 or Quad Timer B PHASEB1 (TB1) INDEX1 (TB2) HOME1 (TB3) TCK TMS JTAG/OnCE Port TDI TDO TRST DE
ADCA Port
MSCAN_RX MSCAN_TX CAN
TC0-1 TD0-3
Quad Timers C&D
IRQA IRQB RESET RSTO EXTBOOT Interrupt/ Program Control
*includes TCS pin which is reserved for factory use and is tied to VSS
Figure 2. 56F805 Signals Identified by Functional Group1
1. Alternate pin functionality is shown in parenthesis.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
7
Freescale Semiconductor, Inc.
2.2 Power and Ground Signals
Table 3. Power Inputs
No. of Pins 8 Signal Name VDD Signal Description Power--These pins provide power to the internal structures of the chip, and should all be attached to VDD. Analog Power--This pin is a dedicated power pin for the analog portion of the chip and should be connected to a low noise 3.3V supply.
1
VDDA
Table 4. Grounds
No. of Pins Signal Name VSS Signal Description GND--These pins provide grounding for the internal structures of the chip, and should all be attached to VSS. Analog Ground--This pin supplies an analog ground. TCS--This Schmitt pin is reserved for factory use and must be tied to VSS for normal use. In block diagrams, this pin is considered an additional VSS.
Freescale Semiconductor, Inc...
7
1 1
VSSA TCS
Table 5. Supply Capacitors and VPP
No. of Pins 2 Signal Name VCAPC Signal Type Supply State During Reset Supply Signal Description VCAPC--Connect each pin to a 2.2F or greater bypass capacitor in order to bypass the core logic voltage regulator, required for proper chip operation. For more information, please refer to Section 5.2. VPP--This pin should be left unconnected as an open circuit for normal functionality.
1
VPP
Input
Input
2.3 Clock and Phase Locked Loop Signals
Table 6. PLL and Clock
No. of Pins 1 Signal Name EXTAL Signal Type Input State During Reset Input Signal Description External Crystal Oscillator Input--This input should be connected to an 8MHz external crystal or ceramic resonator. For more information, please refer to Section 3.5. Crystal Oscillator Output--This output should be connected to an 8MHz external crystal or ceramic resonator. For more information, please refer to Section 3.5. This pin can also be connected to an external clock source. For more information, please refer to Section 3.5.3.
1
XTAL
Input/ Output
Chip-driven
8
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Address, Data, and Bus Control Signals
Table 6. PLL and Clock (Continued)
No. of Pins 1 Signal Name CLKO Signal Type Output State During Reset Chip-driven Signal Description Clock Output--This pin outputs a buffered clock signal. By programming the CLKOSEL[4:0] bits in the CLKO Select Register (CLKOSR), the user can select between outputting a version of the signal applied to XTAL and a version of the device's master clock at the output of the PLL. The clock frequency on this pin can also be disabled by programming the CLKOSEL[4:0] bits in CLKOSR.
Freescale Semiconductor, Inc...
2.4 Address, Data, and Bus Control Signals
Table 7. Address Bus Signals
No. of Pins 6 Signal Name A0-A5 Signal Type Output State During Reset Tri-stated Signal Description Address Bus--A0-A5 specify the address for external Program or Data memory accesses. Address Bus--A6-A7 specify the address for external Program or Data memory accesses. Port E GPIO--These two General Purpose I/O (GPIO) pins can be individually programmed as input or output pins. After reset, the default state is Address Bus. 8 A8-A15 Output Tri-stated Input GPIOA0- GPIOA7 Input/ Output Port A GPIO--These eight General Purpose I/O (GPIO) pins can be individually be programmed as input or output pins. After reset, the default state is Address Bus. Address Bus--A8-A15 specify the address for external Program or Data memory accesses.
2
A6-A7
Output
Tri-stated Input
GPIOE2- GPIOE3
Input/ Output
Table 8. Data Bus Signals
No. of Pins 16 Signal Name D0-D15 Signal Type Input/ Output State During Reset Tri-stated Signal Description Data Bus-- D0-D15 specify the data for external Program or Data memory accesses. D0-D15 are tri-stated when the external bus is inactive. Internal pullups may be active.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
9
Freescale Semiconductor, Inc.
Table 9. Bus Control Signals
No. of Pins 1 Signal Name PS Signal Type Output State During Reset Tri-stated Signal Description Program Memory Select--PS is asserted low for external Program memory access. Data Memory Select--DS is asserted low for external Data memory access. Write Enable--WR is asserted during external memory write cycles. When WR is asserted low, pins D0-D15 become outputs and the device puts data on the bus. When WR is deasserted high, the external data is latched inside the external device. When WR is asserted, it qualifies the A0-A15, PS, and DS pins. WR can be connected directly to the WE pin of a Static RAM. Read Enable--RD is asserted during external memory read cycles. When RD is asserted low, pins D0-D15 become inputs and an external device is enabled onto the device's data bus. When RD is deasserted high, the external data is latched inside the device. When RD is asserted, it qualifies the A0- A15, PS, and DS pins. RD can be connected directly to the OE pin of a Static RAM or ROM.
1
DS
Output
Tri-stated
1
WR
Output
Tri-stated
Freescale Semiconductor, Inc...
1
RD
Output
Tri-stated
2.5 Interrupt and Program Control Signals
Table 10. Interrupt and Program Control Signals
No. of Pins 1 Signal Name IRQA Signal Type Input (Schmitt) State During Reset Input Signal Description
External Interrupt Request A--The IRQA input is a synchronized external interrupt request indicating an external device is requesting service. It can be programmed to be level-sensitive or negativeedge-triggered. External Interrupt Request B--The IRQB input is an external interrupt request indicating an external device is requesting service. It can be programmed to be level-sensitive or negative-edgetriggered. Reset--This input is a direct hardware reset on the processor. When RESET is asserted low, the device is initialized and placed in the Reset state. A Schmitt trigger input is used for noise immunity. When the RESET pin is deasserted, the initial chip operating mode is latched from the EXTBOOT pin. The internal reset signal will be deasserted synchronous with the internal clocks, after a fixed number of internal clocks. To ensure complete hardware reset, RESET and TRST should be asserted together. The only exception occurs in a debugging environment when a hardware device reset is required and it is necessary not to reset the OnCE/JTAG module. In this case, assert RESET, but do not assert TRST.
1
IRQB
Input (Schmitt)
Input
1
RESET
Input (Schmitt)
Input
10
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
GPIO Signals
Table 10. Interrupt and Program Control Signals (Continued)
No. of Pins 1 Signal Name RSTO Signal Type Output State During Reset Output Signal Description
Reset Output--This output reflects the internal reset state of the chip. External Boot--This input is tied to VDD to force device to boot from off-chip memory. Otherwise, it is tied to VSS.
1
EXTBOOT
Input (Schmitt)
Input
2.6 GPIO Signals
Freescale Semiconductor, Inc...
Table 11. Dedicated General Purpose Input/Output (GPIO) Signals
No. of Pins 8 Signal Name GPIOB0- GPIOB7 Signal Type Input or Output State During Reset Input Signal Description Port B GPIO--These eight dedicated General Purpose I/O (GPIO) pins can be individually programmed as input or output pins. After reset, the default state is GPIO input. 6 GPIOD0- GPIOD5 Input or Output Input Port D GPIO--These six dedicated General Purpose I/O (GPIO) pins can be individually programmed as input or output pins. After reset, the default state is GPIO input.
2.7 Pulse Width Modulator (PWM) Signals
Table 12. Pulse Width Modulator (PWMA and PWMB) Signals
No. of Pins 6 3 Signal Name PWMA0-5 ISA0-2 Signal Type Output Input (Schmitt) State During Reset Tri- stated Input Signal Description PWMA0-5--These are six PWMA output pins. ISA0-2--These three input current status pins are used for top/bottom pulse width correction in complementary channel operation for PWMA. FAULTA0-3--These four Fault input pins are used for disabling selected PWMA outputs in cases where fault conditions originate off-chip. PWMB0-5--These are six PWMB output pins. ISB0-2-- These three input current status pins are used for top/bottom pulse width correction in complementary channel operation for PWMB. FAULTB0-3--These four Fault input pins are used for disabling selected PWMB outputs in cases where fault conditions originate off-chip.
4
FAULTA0-3
Input (Schmitt)
Input
6 3
PWMB0-5 ISB0-2
Output Input (Schmitt)
Output Input
4
FAULTB0-3
Input (Schmitt)
Input
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
11
Freescale Semiconductor, Inc.
2.8 Serial Peripheral Interface (SPI) Signals
Table 13. Serial Peripheral Interface (SPI) Signals
No. of Pins 1 Signal Name MISO Signal Type Input/ Output State During Reset Input Signal Description SPI Master In/Slave Out (MISO)--This serial data pin is an input to a master device and an output from a slave device. The MISO line of a slave device is placed in the highimpedance state if the slave device is not selected. Port E GPIO--This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as an input or output pin. After reset, the default state is MISO. 1 MOSI Input/ Output Input SPI Master Out/Slave In (MOSI)--This serial data pin is an output from a master device and an input to a slave device. The master device places data on the MOSI line a half-cycle before the clock edge that the slave device uses to latch the data. Port E GPIO--This General Purpose I/O (GPIO) pin can be individually programmed as an input or output pin. After reset, the default state is MOSI. 1 SCLK Input/ Output Input SPI Serial Clock--In master mode, this pin serves as an output, clocking slaved listeners. In slave mode, this pin serves as the data clock input. Port E GPIO--This General Purpose I/O (GPIO) pin can be individually programmed as an input or output pin. After reset, the default state is SCLK. 1 SS Input Input SPI Slave Select--In master mode, this pin is used to arbitrate multiple masters. In slave mode, this pin is used to select the slave. Port E GPIO--This General Purpose I/O (GPIO) pin can be individually programmed as an input or output pin. After reset, the default state is SS.
GPIOE6
Input/ Output
Input
Freescale Semiconductor, Inc...
GPIOE5
Input/ Output
Input
GPIOE4
Input/ Output
Input
GPIOE7
Input/ Output
Input
12
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Quadrature Decoder Signals
2.9 Quadrature Decoder Signals
Table 14. Quadrature Decoder (Quad Dec0 and Quad Dec1) Signals
No. of Pins 1 Signal Name PHASEA0 TA0 1 PHASEB0 TA1 Signal Type Input Input/Output Input Input/Output Input Input/Output Input Input/Output Input Input/Output Input Input/Output Input Input/Output Input Input/Output State During Reset Input Input Input Input Input Input Input Input Input Input Input Input Input Input Input Input Signal Description Phase A--Quadrature Decoder #0 PHASEA input TA0--Timer A Channel 0 Phase B--Quadrature Decoder #0 PHASEB input TA1--Timer A Channel 1 Index--Quadrature Decoder #0 INDEX input TA2--Timer A Channel 2 Home--Quadrature Decoder #0 HOME input TA3--Timer A Channel 3 Phase A--Quadrature Decoder #1 PHASEA input TB0--Timer B Channel 0 Phase B--Quadrature Decoder #1 PHASEB input TB1--Timer B Channel 1 Index--Quadrature Decoder #1 INDEX input TB2--Timer B Channel 2 Home--Quadrature Decoder #1 HOME input TB3--Timer B Channel 3
Freescale Semiconductor, Inc...
1
INDEX0 TA2
1
HOME0 TA3
1
PHASEA1 TB0
1
PHASEB1 TB1
1
INDEX1 TB2
1
HOME1 TB3
2.10 Serial Communications Interface (SCI) Signals
Table 15. Serial Communications Interface (SCI0 and SCI1) Signals
No. of Pins 1 Signal Name TXD0 GPIOE0 Signal Type Output Input/ Output State During Reset Input Input Signal Description Transmit Data (TXD0)--SCI0 transmit data output Port E GPIO--This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is SCI output.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
13
Freescale Semiconductor, Inc.
Table 15. Serial Communications Interface (SCI0 and SCI1) Signals (Continued)
No. of Pins 1 Signal Name RXD0 GPIOE1 Signal Type Input Input/ Output State During Reset Input Input Signal Description Receive Data (RXD0)-- SCI0 receive data input Port E GPIO--This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as input or output pin. After reset, the default state is SCI input. 1 TXD1 GPIOD6 Output Input/ Output Input Input Transmit Data (TXD1)--SCI1 transmit data output Port D GPIO--This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as an input or output pin. After reset, the default state is SCI output. 1 RXD1 GPIOD7 Input Input/ Output Input Input Receive Data (RXD1)--SCI1 receive data input Port D GPIO--This pin is a General Purpose I/O (GPIO) pin that can individually be programmed as an input or output pin. After reset, the default state is SCI input.
Freescale Semiconductor, Inc...
2.11 CAN Signals
Table 16. CAN Module Signals
No. of Pins 1 Signal Name MSCAN_ RX Signal Type Input (Schmitt) Output State During Reset Input Signal Description MSCAN Receive Data--This is the MSCAN input. This pin has an internal pull-up resistor. MSCAN Transmit Data--MSCAN output. CAN output is open-drain output and a pull-up resistor is needed.
1
MSCAN_ TX
Output
2.12 Analog-to-Digital Converter (ADC) Signals
Table 17. Analog to Digital Converter Signals
No. of Pins 4 4 1 Signal Name ANA0-3 ANA4-7 VREF Signal Type Input Input Input State During Reset Input Input Input Signal Description ANA0-3--Analog inputs to ADC channel 1 ANA4-7--Analog inputs to ADC channel 2 VREF--Analog reference voltage for ADC. Must be set to VDDA - 0.3V for optimal performance.
14
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Quad Timer Module Signals
2.13 Quad Timer Module Signals
Table 18. Quad Timer Module Signals
No. of Pins 2 Signal Name TC0-1 Signal Type Input/ Output Input/ Output State During Reset Input Signal Description TC0-1--Timer C Channels 0 and 1
4
TD0-3
Input
TD0-3--Timer D Channels 0, 1, 2, and 3
Freescale Semiconductor, Inc...
2.14 JTAG/OnCE
Table 19. JTAG/On-Chip Emulation (OnCE) Signals
No. of Pins 1 Signal Name TCK Signal Type Input (Schmitt) State During Reset Input, pulled low internally Signal Description Test Clock Input--This input pin provides a gated clock to synchronize the test logic and shift serial data to the JTAG/OnCE port. The pin is connected internally to a pull-down resistor.
1
TMS
Input Input, pulled Test Mode Select Input--This input pin is used to sequence the (Schmitt) high internally JTAG TAP controller's state machine. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. Input Input, pulled Test Data Input--This input pin provides a serial input data stream (Schmitt) high internally to the JTAG/OnCE port. It is sampled on the rising edge of TCK and has an on-chip pull-up resistor. Output Tri-stated Test Data Output--This tri-statable output pin provides a serial output data stream from the JTAG/OnCE port. It is driven in the Shift-IR and Shift-DR controller states, and changes on the falling edge of TCK.
1
TDI
1
TDO
1
TRST
Input Input, pulled Test Reset--As an input, a low signal on this pin provides a reset (Schmitt) high internally signal to the JTAG TAP controller. To ensure complete hardware reset, TRST should be asserted at power-up and whenever RESET is asserted. The only exception occurs in a debugging environment when a hardware device reset is required and it is necessary not to reset the OnCE/JTAG module. In this case, assert RESET, but do not assert TRST. Output Output Debug Event--DE provides a low pulse on recognized debug events.
1
DE
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
15
Freescale Semiconductor, Inc.
Part 3 Specifications
3.1 General Characteristics
The 56F805 is fabricated in high-density CMOS with 5V-tolerant TTL-compatible digital inputs. The term "5V-tolerant" refers to the capability of an I/O pin, built on a 3.3V-compatible process technology, to withstand a voltage up to 5.5V without damaging the device. Many systems have a mixture of devices designed for 3.3V and 5V power supplies. In such systems, a bus may carry both 3.3V and 5V-compatible I/O voltage levels (a standard 3.3V I/O is designed to receive a maximum voltage of 3.3V 10% during normal operation without causing damage). This 5V-tolerant capability therefore offers the power savings of 3.3V I/O levels while being able to receive 5V levels without being damaged.
Freescale Semiconductor, Inc...
Absolute maximum ratings given in Table 20 are stress ratings only, and functional operation at the maximum is not guaranteed. Stress beyond these ratings may affect device reliability or cause permanent damage to the device. The 56F805 DC/AC electrical specifications are preliminary and are from design simulations. These specifications may not be fully tested or guaranteed at this early stage of the product life cycle. Finalized specifications will be published after complete characterization and device qualifications have been completed.
CAUTION
This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.
Table 20. Absolute Maximum Ratings
Characteristic Supply voltage All other input voltages, excluding Analog inputs, EXTAL and XTAL Analog inputs, ANA0-7 and VREF Analog inputs EXTAL and XTAL Current drain per pin excluding VDD, VSS, PWM outputs, TCS, VPP, VDDA, VSSA Symbol VDD VIN VIN VIN I Min VSS - 0.3 VSS - 0.3 VSSA - 0.3 VSSA- 0.3 -- Max VSS + 4.0 VSS + 5.5V VDDA + 0.3 VSSA+ 3.0 10 Unit V V
V V mA
16
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
General Characteristics
Table 21. Recommended Operating Conditions
Characteristic Supply voltage, digital Supply Voltage, analog ADC reference voltage Ambient operating temperature Symbol VDD VDDA VREF TA Min 3.0 3.0 2.7 -40 Typ 3.3 3.3 - - Max 3.6 3.6 VDDA 85 Unit V V V C
Freescale Semiconductor, Inc...
Table 22. Thermal Characteristics6
Value Characteristic
Comments
Symbol 144-pin LQFP
Unit
Notes
Junction to ambient Natural convection Junction to ambient (@1m/sec) Junction to ambient Natural convection Junction to ambient (@1m/sec) Junction to case Junction to center of case I/O pin power dissipation Power dissipation Junction to center of case Four layer board (2s2p) Four layer board (2s2p)
RJA RJMA RJMA (2s2p) RJMA RJC JT P I/O PD PDMAX
47.1 43.8 40.8 39.2 11.8 1 User Determined P D = (IDD x VDD + P I/O) (TJ - TA) /JA
C/W C/W C/W C/W C/W C/W W W C
2 2 1,2 1,2 3 4, 5
Notes:
1. 2. Theta-JA determined on 2s2p test boards is frequently lower than would be observed in an application. Determined on 2s2p thermal test board. Junction to ambient thermal resistance, Theta-JA (RJA) was simulated to be equivalent to the JEDEC specification JESD51-2 in a horizontal configuration in natural convection. Theta-JA was also simulated on a thermal test board with two internal planes (2s2p where "s" is the number of signal layers and "p" is the number of planes) per JESD51-6 and JESD51-7. The correct name for Theta-JA for forced convection or with the non-single layer boards is Theta-JMA. Junction to case thermal resistance, Theta-JC (RJC ), was simulated to be equivalent to the measured values using the cold plate technique with the cold plate temperature used as the "case" temperature. The basic cold plate measurement technique is described by MIL-STD 883D, Method 1012.1. This is the correct thermal metric to use to calculate thermal performance when the package is being used with a heat sink. Thermal Characterization Parameter, Psi-JT (JT ), is the "resistance" from junction to reference point thermocouple on top center of case as defined in JESD51-2. JT is a useful value to use to estimate junction temperature in steady-state customer environments.
3.
4.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
17
Freescale Semiconductor, Inc.
5.
Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. See Section 5.1 from more details on thermal design considerations.
6.
3.2 DC Electrical Characteristics
Table 23. DC Electrical Characteristics
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF, fop = 80MHz
Characteristic Input high voltage (XTAL/EXTAL) Symbol VIHC VILC VIHS VILS VIH VIL IIH Min 2.25 0 2.2 -0.3 2.0 -0.3 -1 Typ -- -- -- -- -- -- -- Max 2.75 0.5 5.5 0.8 5.5 0.8 1 Unit V V V V V V A A A A A A K 10 10 15 15 -- 0.4 -- -- A A A A V V mA mA
Freescale Semiconductor, Inc...
Input low voltage (XTAL/EXTAL) Input high voltage (Schmitt trigger inputs)1 Input low voltage (Schmitt trigger inputs)1 Input high voltage (all other digital inputs) Input low voltage (all other digital inputs) Input current high (pullup/pulldown resistors disabled, VIN=VDD) Input current low (pullup/pulldown resistors disabled, VIN=VSS) Input current high (with pullup resistor, VIN=VDD) Input current low (with pullup resistor, VIN=VSS) Input current high (with pulldown resistor, VIN=VDD) Input current low (with pulldown resistor, VIN=VSS) Nominal pullup or pulldown resistor value Output tri-state current low Output tri-state current high Input current high (analog inputs, VIN=VDDA)2 Input current low (analog inputs, VIN=VSSA)3 Output High Voltage (at IOH) Output Low Voltage (at IOL) Output source current Output sink current
IIL IIHPU IILPU IIHPD IILPD RPU, RPD IOZL IOZH IIHA IILA VOH VOL IOH IOL
-1 -1 -210 20 -1
-- -- -- -- -- 30
1 1 -50 180 1
-10 -10 -15 -15 VDD - 0.7 -- 4 4
-- -- -- -- -- -- -- --
18
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
DC Electrical Characteristics
Table 23. DC Electrical Characteristics (Continued)
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF, fop = 80MHz
Characteristic PWM pin output source current3 PWM pin output sink current4 Input capacitance Output capacitance VDD supply current Symbol IOHP IOLP CIN COUT IDDT5 -- -- -- VEIO VEIC VPOR 2.4 2.0 -- 126 105 60 2.7 2.2 1.7 152 129 84 3.0 2.4 2.0 mA mA mA V V V Min 10 16 -- -- Typ -- -- 8 12 Max -- -- -- -- Unit mA mA pF pF
Freescale Semiconductor, Inc...
Run 6 Wait7 Stop Low Voltage Interrupt, external power supply8 Low Voltage Interrupt, internal power supply9 Power on Reset10
1. Schmitt Trigger inputs are: EXTBOOT, IRQA, IRQB, RESET, ISA0-2, FAULTA0-3, ISB0-2, FAULT0B-3, TCS, TCK, TRST, TMS, TDI, and MSCAN_RX 2. Analog inputs are: ANA[0:7], XTAL and EXTAL. Specification assumes ADC is not sampling. 3. PWM pin output source current measured with 50% duty cycle. 4. PWM pin output sink current measured with 50% duty cycle. 5. IDDT = IDD + IDDA (Total supply current for VDD + VDDA) 6. Run (operating) IDD measured using 8MHz clock source. All inputs 0.2V from rail; outputs unloaded. All ports configured as inputs; measured with all modules enabled. 7. Wait IDD measured using external square wave clock source (fosc = 8MHz) into XTAL; all inputs 0.2V from rail; no DC loads; less than 50pF on all outputs. CL = 20pF on EXTAL; all ports configured as inputs; EXTAL capacitance linearly affects wait IDD; measured with PLL enabled. 8. This low voltage interrupt monitors the VDDA external power supply. VDDA is generally connected to the same potential as VDD via separate traces. If VDDA drops below VEIO, an interrupt is generated. Functionality of the device is guaranteed under transient conditions when VDDA>VEIO (between the minimum specified VDD and the point when the VEIO interrupt is generated). 9. This low voltage interrupt monitors the internally regulated core power supply. If the output from the internal voltage is regulator drops below VEIC, an interrupt is generated. Since the core logic supply is internally regulated, this interrupt will not be generated unless the external power supply drops below the minimum specified value (3.0V). 10. Power-on reset occurs whenever the internally regulated 2.5V digital supply drops below 1.5V typical. While power is ramping up, this signal remains active as long as the internal 2.5V is below 1.5V typical, no matter how long the rampup rate is. The internally regulated voltage is typically 100mV less than VDD during ramp-up until 2.5V is reached, at which time it self-regulates.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
19
Freescale Semiconductor, Inc.
180
IDD Digital IDD Analog IDD Total
150
120 IDD (mA) 90
60
Freescale Semiconductor, Inc...
30
0
20
40 Freq. (MHz)
60
80
Figure 3. Maximum Run IDD vs. Frequency (see Note 6. in Table 16)
3.3 AC Electrical Characteristics
Timing waveforms in Section 3.3 are tested using the VIL and VIH levels specified in the DC Characteristics table. In Figure 4 the levels of VIH and VIL for an input signal are shown.
VIH Input Signal Midpoint1 Fall Time
Note: The midpoint is VIL + (VIH - VIL)/2.
Low
High
90% 50% 10%
VIL
Rise Time
Figure 4. Input Signal Measurement References
Figure 5 shows the definitions of the following signal states: * * * * Active state, when a bus or signal is driven, and enters a low impedance state. Tri-stated, when a bus or signal is placed in a high impedance state. Data Valid state, when a signal level has reached VOL or VOH. Data Invalid state, when a signal level is in transition between VOL and VOH.
20
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Flash Memory Characteristics
Data1 Valid Data1 Data Invalid State Data Active
Data2 Valid Data2 Data Tri-stated
Data3 Valid Data3
Data Active
Figure 5. Signal States
Freescale Semiconductor, Inc...
3.4 Flash Memory Characteristics
Table 24. Flash Memory Truth Table
Mode Standby Read Word Program Page Erase Mass Erase 1. 2. 3. 4. 5. 6. 7. 8. XE1 L H H H H YE2 L H H L L SE3 L H L L L OE4 L H L L L PROG5 L L H L L ERASE6 L L L H H MAS17 L L L L H NVSTR8 L L H H H
X address enable, all rows are disabled when XE = 0 Y address enable, YMUX is disabled when YE = 0 Sense amplifier enable Output enable, tri-state Flash data out bus when OE = 0 Defines program cycle Defines erase cycle Defines mass erase cycle, erase whole block Defines non-volatile store cycle
Table 25. IFREN Truth Table
Mode Read Word program Page erase Mass erase IFREN = 1 Read information block Program information block Erase information block Erase both block IFREN = 0 Read main memory block Program main memory block Erase main memory block Erase main memory block
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
21
Freescale Semiconductor, Inc.
Table 26. Flash Timing Parameters
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6V, TA = -40 to +85C, CL 50pF
Characteristic Program time Erase time Mass erase time Endurance1 Data Retention1 @ 5000 cycles Symbol Min 20 20 100 10,000 10 Typ - - - 20,000 30 Max - - - - - Unit us ms ms cycles years Figure Figure 6 Figure 7 Figure 8
Tprog* Terase* Tme*
ECYC DRET
Freescale Semiconductor, Inc...
The following parameters should only be used in the Manual Word Programming Mode PROG/ERASE to NVSTR set up time NVSTR hold time NVSTR hold time (mass erase) NVSTR to program set up time Recovery time Cumulative program HV period2 Program hold time3 Address/data set up time3 Address/data hold time3
Tnvs* Tnvh* Tnvh1* Tpgs* Trcv* Thv Tpgh Tads Tadh
- - - - - -
5 5 100 10 1 3
- - - - - -
us us us us us ms
Figure 6, Figure 7, Figure 8 Figure 6, Figure 7 Figure 8 Figure 6 Figure 6, Figure 7, Figure 8 Figure 6
- - -
- - -
- - -
Figure 6 Figure 6 Figure 6
1. One cycle is equal to an erase program and read. 2. Thv is the cumulative high voltage programming time to the same row before next erase. The same address cannot be programmed twice before next erase. 3. Parameters are guaranteed by design in smart programming mode and must be one cycle or greater. *The Flash interface unit provides registers for the control of these parameters.
22
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Flash Memory Characteristics
IFREN
XADR
XE Tadh YADR
Freescale Semiconductor, Inc...
YE
DIN Tads PROG Tnvs NVSTR Tpgs Thv Tnvh Trcv Tprog Tpgh
Figure 6. Flash Program Cycle
IFREN
XADR
XE
YE=SE=OE=MAS1=0
ERASE Tnvs NVSTR Tnvh Terase Trcv
Figure 7. Flash Erase Cycle
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
23
Freescale Semiconductor, Inc.
IFREN
XADR
XE
MAS1
YE=SE=OE=0
Freescale Semiconductor, Inc...
ERASE Tnvs NVSTR Tnvh1 Tme Trcv
Figure 8. Flash Mass Erase Cycle
3.5 External Clock Operation
The 56F805 system clock can be derived from a crystal or an external system clock signal. To generate a reference frequency using the internal oscillator, a reference crystal must be connected between the EXTAL and XTAL pins.
3.5.1
Crystal Oscillator
The internal oscillator is also designed to interface with a parallel-resonant crystal resonator in the frequency range specified for the external crystal in Table 28. In Figure 9 a recommended crystal oscillator circuit is shown. Follow the crystal supplier's recommendations when selecting a crystal, because crystal parameters determine the component values required to provide maximum stability and reliable start-up. The crystal and associated components should be mounted as close as possible to the EXTAL and XTAL pins to minimize output distortion and start-up stabilization time. The internal 56F80x oscillator circuitry is designed to have no external load capacitors present. As shown in Figure 10 no external load capacitors should be used. The 56F80x components internally are modeled as a parallel resonant oscillator circuit to provide a capacitive load on each of the oscillator pins (XTAL and EXTAL) of 10pF to 13pF over temperature and process variations. Using a typical value of internal capacitance on these pins of 12pF and a value of 3pF as a typical circuit board trace capacitance the parallel load capacitance presented to the crystal is 9pF as determined by the following equation:
CL1 * CL2 CL = CL1 + CL2 + Cs = 12 + 12
12 * 12 + 3 = 6 + 3 = 9pF
24
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
External Clock Operation
This is the value load capacitance that should be used when selecting a crystal and determining the actual frequency of operation of the crystal oscillator circuit.
EXTAL XTAL Rz
fc Recommended External Crystal Parameters: Rz = 1 to 3 M fc = 8MHz (optimized for 8MHz)
Figure 9. Connecting to a Crystal Oscillator
Freescale Semiconductor, Inc...
3.5.2
Ceramic Resonator
It is also possible to drive the internal oscillator with a ceramic resonator, assuming the overall system design can tolerate the reduced signal integrity. In Figure 10, a typical ceramic resonator circuit is shown. Refer to supplier's recommendations when selecting a ceramic resonator and associated components. The resonator and components should be mounted as close as possible to the EXTAL and XTAL pins. The internal 56F80x oscillator circuitry is designed to have no external load capacitors present. As shown in Figure 9 no external load capacitors should be used.
EXTAL XTAL Rz
fc Recommended Ceramic Resonator Parameters: Rz = 1 to 3 M fc = 8MHz (optimized for 8MHz)
Figure 10. Connecting a Ceramic Resonator
Note: Motorola recommends only two terminal ceramic resonators vs. three terminal resonators (which contain an internal bypass capacitor to ground).
3.5.3
External Clock Source
The recommended method of connecting an external clock is given in Figure 11. The external clock source is connected to XTAL and the EXTAL pin is grounded.
56F805 XTAL EXTAL External Clock VSS
Figure 11. Connecting an External Clock Signal
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
25
Freescale Semiconductor, Inc.
Table 27. External Clock Operation Timing Requirements3
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6V, TA = -40 to +85C
Characteristic Frequency of operation (external clock driver)1 Clock Pulse Width2, 5 1. 2. 3. Symbol fosc tPW Min 0 6.25 Typ -- -- Max 80 -- Unit MHz ns
See Figure 11 for details on using the recommended connection of an external clock driver. The high or low pulse width must be no smaller than 6.25ns or the chip will not function. Parameters listed are guaranteed by design. VIH
Freescale Semiconductor, Inc...
External Clock
90% 50% 10%
tPW
tPW
90% 50% 10%
VIL
Note: The midpoint is VIL + (VIH - VIL)/2.
Figure 12. External Clock Timing
3.5.4
Phase Locked Loop Timing
Table 28. PLL Timing
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6V, TA = -40 to +85C
Characteristic External reference crystal frequency for the PLL1 PLL output frequency2 PLL stabilization time 3 0o to +85oC PLL stabilization time3 -40o to 0oC Symbol fosc fout/2 tplls tplls Min 4 40 -- -- Typ 8 -- 1 100 Max 10 110 10 200 Unit MHz MHz ms ms
1. An externally supplied reference clock should be as free as possible from any phase jitter for the PLL to work correctly. The PLL is optimized for 8MHz input crystal. 2. ZCLK may not exceed 80MHz. For additional information on ZCLK and fout/2, please refer to the OCCS chapter in the User Manual. ZCLK = fop 3. This is the minimum time required after the PLL set-up is changed to ensure reliable operation.
26
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
External Bus Asynchronous Timing
3.6 External Bus Asynchronous Timing
Table 29. External Bus Asynchronous Timing 1, 2
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF, fop = 80MHz
Characteristic Address Valid to WR Asserted WR Width Asserted Wait states = 0 Wait states > 0 WR Asserted to D0-D15 Out Valid Symbol tAWR tWR 7.5 (T*WS)+7.5 tWRD tDOH tDOS 2.2 (T*WS)+6.4 tRDA tARDD 18.7 (T*WS) + 18.7 tDRD tRD 19 (T*WS)+19 tAD -- -- tARDA tRDD -- -- tWRRD tRDRD tWRWR tRDWR 6.8 0 14.1 12.8 2.4 (T*WS) + 2.4 -- -- -- -- ns ns ns ns ns ns -4.4 1 (T*WS)+1 -- ns ns ns -- -- ns ns 0 -- 0 -- -- -- -- ns ns ns ns ns ns -- 4.8 -- -- T + 4.2 -- ns ns ns ns Min 6.5 Max -- Unit ns
Freescale Semiconductor, Inc...
Data Out Hold Time from WR Deasserted Data Out Set Up Time to WR Deasserted Wait states = 0 Wait states > 0 RD Deasserted to Address Not Valid Address Valid to RD Deasserted Wait states = 0 Wait states > 0 Input Data Hold to RD Deasserted RD Assertion Width Wait states = 0 Wait states > 0 Address Valid to Input Data Valid Wait states = 0 Wait states > 0 Address Valid to RD Asserted RD Asserted to Input Data Valid Wait states = 0 Wait states > 0 WR Deasserted to RD Asserted RD Deasserted to RD Asserted WR Deasserted to WR Asserted RD Deasserted to WR Asserted
1. Timing is both wait state- and frequency-dependent. In the formulas listed, WS = the number of wait states and T = Clock Period. For 80MHz operation, T = 12.5ns. 2. Parameters listed are guaranteed by design. To calculate the required access time for an external memory for any frequency < 80Mhz, use this formula: Top = Clock period @ desired operating frequency WS = Number of wait states Memory Access Time = (Top*WS) + (Top- 11.5)
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
27
Freescale Semiconductor, Inc.
A0-A15, PS, DS (See Note)
tARDA
tARDD tRDA tRDRD
RD
tAWR tWRWR tWR tWRRD
tRD
tRDWR
WR
Freescale Semiconductor, Inc...
tWRD tDOS
tAD tDOH
tRDD tDRD
D0-D15
Data Out
Data In
Note: During read-modify-write instructions and internal instructions, the address lines do not change state.
Figure 13. External Bus Asynchronous Timing
3.7 Reset, Stop, Wait, Mode Select, and Interrupt Timing
Table 30. Reset, Stop, Wait, Mode Select, and Interrupt Timing1, 6
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF
Characteristic RESET Assertion to Address, Data and Control Signals High Impedance Minimum RESET Assertion Duration2 OMR Bit 6 = 0 OMR Bit 6 = 1 RESET Deassertion to First External Address Output Edge-sensitive Interrupt Request Width IRQA, IRQB Assertion to External Data Memory Access Out Valid, caused by first instruction execution in the interrupt service routine IRQA, IRQB Assertion to General Purpose Output Valid, caused by first instruction execution in the interrupt service routine IRQA Low to First Valid Interrupt Vector Address Out recovery from Wait State3 IRQA Width Assertion to Recover from Stop State4 Symbol tRAZ tRA 275,000T 128T tRDA tIRW tIDM 33T 1.5T 15T -- -- 34T -- -- ns ns ns ns ns Figure 14 Figure 15 Figure 16 Min -- Max 21 Unit ns See Figure Figure 14
Figure 14
tIG
16T
--
ns
Figure 16
tIRI
13T
--
ns
Figure 17
tIW
2T
--
ns
Figure 18
28
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Reset, Stop, Wait, Mode Select, and Interrupt Timing
Table 30. Reset, Stop, Wait, Mode Select, and Interrupt Timing1, 6 (Continued)
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF
Characteristic Delay from IRQA Assertion to Fetch of first instruction (exiting Stop) OMR Bit 6 = 0 OMR Bit 6 = 1 Duration for Level Sensitive IRQA Assertion to Cause the Fetch of First IRQA Interrupt Instruction (exiting Stop) OMR Bit 6 = 0 OMR Bit 6 = 1 Delay from Level Sensitive IRQA Assertion to First Interrupt Vector Address Out Valid (exiting Stop) OMR Bit 6 = 0 OMR Bit 6 = 1 RSTO pulse width5 normal operation internal reset mode 1. 2. Symbol tIF -- -- tIRQ 275,000T 12T ns ns Figure 19 Min Max Unit See Figure Figure 18
Freescale Semiconductor, Inc...
-- -- tII -- -- tRSTO 63ET 2,097,151ET
275,000T 12T
ns ns Figure 19
275,000T 12T
ns ns Figure 20 ns ns
In the formulas, T = clock cycle. For an operating frequency of 80MHz, T = 12.5ns. Circuit stabilization delay is required during reset when using an external clock or crystal oscillator in two cases: * After power-on reset * When recovering from Stop state 3. The minimum is specified for the duration of an edge-sensitive IRQA interrupt required to recover from the Stop state. This is not the minimum required so that the IRQA interrupt is accepted. 4. The interrupt instruction fetch is visible on the pins only in Mode 3. 5. ET = External Clock period, For an external crystal frequency of 8MHz, ET=125ns. 6. Parameters listed are guaranteed by design.
RESET tRA tRAZ tRDA
A0-A15, D0-D15 PS, DS, RD, WR
First Fetch
First Fetch
Figure 14. Asynchronous Reset Timing
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
29
Freescale Semiconductor, Inc.
IRQA IRQB
tIRW
Figure 15. External Interrupt Timing (Negative-Edge-Sensitive)
A0-A15, PS, DS,
RD, WR tIDM
First Interrupt Instruction Execution
Freescale Semiconductor, Inc...
IRQA, IRQB a) First Interrupt Instruction Execution
Purpose I/O Pin IRQA, IRQB
tIG
b) General Purpose I/O
Figure 16. External Level-Sensitive Interrupt Timing
IRQA, IRQB
tIRI
A0-A15, PS, DS, RD, WR
First Interrupt Vector Instruction Fetch
Figure 17. Interrupt from Wait State Timing
30
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Reset, Stop, Wait, Mode Select, and Interrupt Timing
tIW
IRQA
tIF
A0-A15, PS, DS, RD, WR
First Instruction Fetch Not IRQA Interrupt Vector
Figure 18. Recovery from Stop State Using Asynchronous Interrupt Timing
Freescale Semiconductor, Inc...
tIRQ
IRQA
tII
A0-A15 PS, DS, RD, WR
First IRQA Interrupt Instruction Fetch
Figure 19. Recovery from Stop State Using IRQA Interrupt Service
RSTO
tRSTO
Figure 20. Reset Output Timing
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
31
Freescale Semiconductor, Inc.
3.8 Serial Peripheral Interface (SPI) Timing
Table 31. SPI Timing1
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF, fOP = 80MHz
Characteristic Cycle time Master Slave Enable lead time Master Slave Symbol tC 50 25 tELD -- 25 tELG -- 100 tCH 17.6 12.5 tCL 24.1 25 tDS 20 0 tDH 0 2 tA 4.8 15 ns -- -- ns ns -- -- ns ns -- -- ns ns Figures 21, 22, 23, 24 -- -- ns ns -- -- ns ns Figures 21, 22, 23, 24 -- -- ns ns Figure 24 -- -- ns ns Min Max Unit See Figure Figures 21, 22, 23, 24
Figure 24
Freescale Semiconductor, Inc...
Enable lag time Master Slave Clock (SCLK) high time Master Slave Clock (SCLK) low time Master Slave Data set-up time required for inputs Master Slave Data hold time required for inputs Master Slave Access time (time to data active from highimpedance state) Slave Disable time (hold time to high-impedance state) Slave Data Valid for outputs Master Slave (after enable edge) Data invalid Master Slave Rise time Master Slave Fall time Master Slave
1. Parameters
Figure 24
Figures 21, 22, 23, 24
Figure 24
tD 3.7 tDV -- -- tDI 0 0 tR -- -- tF -- -- 9.7 9.0 ns ns 11.5 10.0 ns ns -- -- ns ns 4.5 20.4 ns ns 15.2 ns
Figure 24
Figures 21, 22, 23, 24
Figures 21, 22, 23, 24
Figures 21, 22, 23, 24
Figures 21, 22, 23, 24
listed are guaranteed by design.
32
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Serial Peripheral Interface (SPI) Timing
SS
(Input)
SS is held High on master
tC tR tF
SCLK (CPOL = 0) (Output)
tCL tCH tF tR tCL
SCLK (CPOL = 1) (Output)
tDH
Freescale Semiconductor, Inc...
tDS
tCH
tCH
MISO (Input)
MSB in
tDI
Bits 14-1
tDV
LSB in
tDI(ref)
MOSI (Output)
Master MSB out
tF
Bits 14-1
Master LSB out
tR
Figure 21. SPI Master Timing (CPHA = 0)
SS
(Input)
tC
SS is held High on master
tF tCL tR
SCLK (CPOL = 0) (Output)
tCH tF tCL
SCLK (CPOL = 1) (Output)
tCH tDS tR tDH
MISO (Input)
tDV(ref)
MSB in
tDI
Bits 14-1
tDV
LSB in
MOSI (Output)
Master MSB out
tF
Bits 14- 1
Master LSB out
tR
Figure 22. SPI Master Timing (CPHA = 1)
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
33
Freescale Semiconductor, Inc.
SS
(Input)
tC tCL tCH tELD tCL tR tF tELG
SCLK (CPOL = 0) (Input)
SCLK (CPOL = 1) (Input)
tA tCH tR tF tD
Freescale Semiconductor, Inc...
MISO (Output)
tDS
Slave MSB out
tDH
Bits 14-1
tDV
Slave LSB out
tDI tDI
MOSI (Input)
MSB in
Bits 14-1
LSB in
Figure 23. SPI Slave Timing (CPHA = 0)
SS
(Input)
tF tC tR tCL tCH tELD tELG tCL tDV tA tCH tF tR tD
SCLK (CPOL = 0) (Input)
SCLK (CPOL = 1) (Input)
MISO (Output)
tDS
Slave MSB out
Bits 14-1
tDV tDH
Slave LSB out
tDI
MOSI (Input)
MSB in
Bits 14-1
LSB in
Figure 24. SPI Slave Timing (CPHA = 1)
34
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Quad Timer Timing
3.9 Quad Timer Timing
Table 32. Timer Timing1, 2
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6V, TA = -40 to +85C, CL 50pF, fOP = 80MHz
Characteristic Timer input period Timer input high/low period Timer output period Timer output high/low period Symbol PIN PINHL POUT POUTHL Min 4T+6 2T+3 2T 1T Max -- -- -- -- Unit ns ns ns ns
Freescale Semiconductor, Inc...
1. 2.
In the formulas listed, T = clock cycle. For 80MHz operation, T = 12.5ns. Parameters listed are guaranteed by design.
Timer Inputs
PIN PINHL PINHL
Timer Outputs
POUT POUTHL POUTHL
Figure 25. Timer Timing
3.10 Quadrature Decoder Timing
Table 33. Quadrature Decoder Timing1, 2
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6V, TA = -40 to +85C, CL 50pF, fOP = 80MHz
Characteristic Quadrature input period Quadrature input high/low period Quadrature phase period Symbol PIN PHL PPH Min 8T+12 4T+6 2T+3 Max -- -- -- Unit ns ns ns
1. In the formulas listed, T = clock cycle. For 80MHz operation, T = 12.5ns. VSS = 0V, VDD = 3.0-3.6V, TA = -40 to +85C, CL 50pF. 2. Parameters listed are guaranteed by design.
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
35
Freescale Semiconductor, Inc.
PPH
PPH
PPH
PPH
Phase A (Input)
PIN PHL PHL
Phase B
Freescale Semiconductor, Inc...
(Input)
PIN
PHL
PHL
Figure 26. Quadrature Decoder Timing
3.11 Serial Communication Interface (SCI) Timing
Table 34. SCI Timing4
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6V, TA = -40 to +85C, CL 50pF, fOP = 80MHz
Characteristic Baud Rate1 RXD2 Pulse Width TXD3 Pulse Width 1. 2. 3. 4. Symbol BR RXDPW TXDPW Min -- 0.965/BR 0.965/BR Max (fMAX*2.5)/(80) 1.04/BR 1.04/BR Unit Mbps ns ns
fMAX is the frequency of operation of the system clock in MHz. The RXD pin in SCI0 is named RXD0 and the RXD pin in SCI1 is named RXD1. The TXD pin in SCI0 is named TXD0 and the TXD pin in SCI1 is named TXD1. Parameters listed are guaranteed by design.
RXD SCI receive data pin (Input)
RXDPW
Figure 27. RXD Pulse Width
TXD SCI receive data pin (Input)
TXDPW
Figure 28. TXD Pulse Width
36
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Analog-to-Digital Converter (ADC) Characteristics
3.12 Analog-to-Digital Converter (ADC) Characteristics
Table 35. ADC Characteristics
performance), ADC clock = 4MHz, 3.0-3.6 V, TA = -40 to +85C, CL 50pF, fOP = 80MHz Characteristic ADC input voltages Resolution Integral Non-Linearity3
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, VREF = VDD-0.3V, ADCDIV = 4, 9, or 14, (for optimal
Symbol
VADCIN RES INL DNL
Min
01 12 -- --
Typ
-- -- +/-2.5 +/- 0.9 GUARANTEED
Max
VREF2 12 +/-4 +/-1
Unit
V Bits LSB4 LSB4
Freescale Semiconductor, Inc...
Differential Non-Linearity Monotonicity ADC internal clock5 Conversion range Conversion time Sample time Input capacitance Gain Error (transfer gain)5 Offset Voltage5 Total Harmonic Distortion5 Signal-to-Noise plus Distortion5 Effective Number Of Bits5 Spurious Free Dynamic Range5 Bandwidth ADC Quiescent Current (both ADCs) VREF Quiescent Current (both ADCs)
fADIC RAD tADC tADS CADI EGAIN VOFFSET THD SINAD ENOB SFDR BW IADC IVREF
0.5 VSSA -- -- -- .95 -80 60 55 9 65 -- -- --
-- -- 6 1 5 1.00 -15 64 60 10 70 100 50 12
5 VDDA -- -- -- 1.10 +20 -- -- -- -- -- -- 16.5
MHz V tAIC cycles6 tAIC cycles6 pF6 -- mV dB dB bit dB KHz mA mA
1. For optimum ADC performance, keep the minimum VADCIN value > 25mV. Inputs less than 25mV may convert to a digital output code of 0. 2. VREF must be equal to or less than VDDA and must be greater than 2.7V. For optimal ADC performance, set VREF to VDDA-0.3V.
3.
4. 5.
.Measured
in 10-90% range.
LSB = Least Significant Bit. Guaranteed by characterization.
6.
tAIC = 1/fADIC
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
37
Freescale Semiconductor, Inc.
ADC analog input
3
1
2
4
Figure 29. Equivalent Analog Input Circuit
1. Parasitic capacitance due to package, pin to pin, and pin to package base coupling. (1.8pf)
Freescale Semiconductor, Inc...
2. Parasitic capacitance due to the chip bond pad, ESD protection devices and signal routing. (2.04pf) 3. Equivalent resistance for the ESD isolation resistor and the channel select mux. ( 500 ohms) 4. Sampling capacitor at the sample and hold circuit. (1pf)
3.13 Controller Area Network (CAN) Timing
Table 36. CAN Timing2
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF, MSCAN Clock = 30MHz
Characteristic Baud Rate Bus Wakeup detection 1 Symbol BRCAN T WAKEUP Min -- 5 Max 1 -- Unit Mbps us
1. If Wakeup glitch filter is enabled during the design initialization and also CAN is put into Sleep mode then, any bus event (on MSCAN_RX pin) whose duration is less than 5 microseconds is filtered away. However, a valid CAN bus wakeup detection takes place for a wakeup pulse equal to or greater than 5 microseconds. The number 5 microseconds originates from the fact that the CAN wakeup message consists of 5 dominant bits at the highest possible baud rate of 1Mbps. 2. Parameters listed are guaranteed by design.
MSCAN_RX CAN receive data pin (Input)
T WAKEUP
Figure 30. Bus Wakeup Detection
38
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
JTAG Timing
3.14 JTAG Timing
Table 37. JTAG Timing1, 3
Operating Conditions: VSS = VSSA = 0 V, VDD = VDDA = 3.0-3.6 V, TA = -40 to +85C, CL 50pF, fOP = 80MHz
Characteristic TCK frequency of operation2 TCK cycle time TCK clock pulse width TMS, TDI data set-up time Symbol fOP tCY tPW tDS tDH tDV tTS tTRST tDE Min DC 100 50 0.4 1.2 -- -- 50 4T Max 10 -- -- -- -- 26.6 23.5 -- -- Unit MHz ns ns ns ns ns ns ns ns
Freescale Semiconductor, Inc...
TMS, TDI data hold time TCK low to TDO data valid TCK low to TDO tri-state TRST assertion time DE assertion time
1. Timing is both wait state- and frequency-dependent. For the values listed, T = clock cycle. For 80MHz operation, T = 12.5ns. 2. TCK frequency of operation must be less than 1/8 the processor rate. 3. Parameters listed are guaranteed by design.
tCY tPW
VIH
tPW
VM
TCK (Input) VM = VIL + (VIH - VIL)/2
VM VIL
Figure 31. Test Clock Input Timing Diagram
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
39
Freescale Semiconductor, Inc.
TCK (Input)
tDS tDH
TDI TMS (Input) TDO (Output)
Input Data Valid
tDV
Output Data Valid
tTS
Freescale Semiconductor, Inc...
TDO (Output)
tDV
TDO (Output)
Output Data Valid
Figure 32. Test Access Port Timing Diagram
TRST
(Input)
tTRST
Figure 33. TRST Timing Diagram
DE tDE
Figure 34. OnCE--Debug Event
40
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Package and Pin-Out Information 56F805
Part 4 Packaging
4.1 Package and Pin-Out Information 56F805
This section contains package and pin-out information for the 144-pin LQFP configuration of the 56F805.
RXD0 TXD0 PWMA5 PWMA4 GPIOD2 PWMA3 GPIOD1 PWMA2 GPIOD0 PWMA1 GPIOB7 PWMA0 GPIOB6 HOME0 GPIOB5 INDEX0 GPIOB4 VSS GPIOB3 VDD GPIOB2 PHASEB0 GPIOB1 PHASEA0 GPIOB0 VSS VDD VDD VDDA VSSA EXTAL XTAL ANA7 ANA6 ANA5 ANA4
EXTBOOT RESET DE CLKO TD0 TD1 VDD TD2 VSS TD3 RSTO SS GPIOD3 MISO GPIOD4 MOSI SCLK VCAPC GPIOD5 D0 VPP D1 D2 INDEX1 VDD PHASEB1 VSS PHASEA1 D3 HOME1 D4 D5 D6 D7 D8 D9
PIN 109
PIN 73
Motorola 56F805
PIN 144 Orientation Mark PIN 1 PIN 37
ANA3 ANA2 ANA1 ANA0 VREF FAULTA3 FAULTA2 MSCAN_RX FAULTA1 MSCAN_TX FAULTA0 RXD1 ISA2 VSS ISA1 VDD ISA0 VCAPC TRST TDO TXD1 TDI TC1 TMS TC0 TCK FAULTB3 TCS FAULTB2 IRQB IRQA RD WR VSS A15 A14
Freescale Semiconductor, Inc...
56F805 Technical Data
D10 D11 D12 D13 D14 D15 A0 VDD PWMB0 VSS PWMB1 A1 PWMB2 A2 PWMB3 A3 A4 A5 PWMB4 A6 PWMB5 A7 ISB0 A8 ISB1 A9 ISB2 A10 FAULTB0 A11 FAULTB1 A12 A13 VDD PS DS
Figure 35. Top View, 56F805 144-pin LQFP Package
For More Information On This Product, Go to: www.freescale.com
41
Freescale Semiconductor, Inc.
Table 38. 56F805 Pin Identification by Pin Number
Pin No. 1 2 3 4 5 Signal Name D10 D11 D12 D13 D14 D15 A0 VDD PWMB0 VSS PWMB1 A1 PWMB2 A2 PWMB3 A3 A4 A5 PWMB4 A6 PWMB5 A7 ISB0 A8 ISB1 A9 ISB2 Pin No. 37 38 39 40 41 42 43 44 45 46 47 48 49 50 51 52 53 54 55 56 57 58 59 60 61 62 63 Signal Name A14 A15 VSS WR RD IRQA IRQB FAULTB2 TCS FAULTB3 TCK TC0 TMS TC1 TDI TXD1 TDO TRST VCAPC ISA0 VDD ISA1 VSS ISA2 RXD1 FAULTA0 MSCAN_TX Pin No. 73 74 75 76 77 78 79 80 81 82 83 84 85 86 87 88 89 90 91 92 93 94 95 96 97 98 99 Signal Name ANA4 ANA5 ANA6 ANA7 XTAL EXTAL VSSA VDDA VDD VDD VSS GPIOB0 PHASEA0 GPIOB1 PHASEB0 GPIOB2 VDD GPIOB3 VSS GPIOB4 INDEX0 GPIOB5 HOME0 GPIOB6 PWMA0 GPIOB7 PWMA1 Pin No. 109 110 111 112 113 114 115 116 117 118 119 120 121 122 123 124 125 126 127 128 129 130 131 132 133 134 135 Signal Name EXTBOOT RESET DE CLKO TD0 TD1 VDD TD2 VSS TD3 RSTO SS GPIOD3 MISO GPIOD4 MOSI SCLK VCAPC GPIOD5 D0 VPP D1 D2 INDEX1 VDD PHASEB1 VSS
Freescale Semiconductor, Inc...
6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27
42
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Package and Pin-Out Information 56F805
Table 38. 56F805 Pin Identification by Pin Number (Continued)
Pin No. 28 29 30 31 32 Signal Name A10 FAULTB0 A11 FAULTB1 A12 A13 VDD PS DS Pin No. 64 65 66 67 68 69 70 71 72 Signal Name FAULTA1 MSCAN_RX FAULTA2 FAULTA3 VREF ANA0 ANA1 ANA2 ANA3 Pin No. 100 101 102 103 104 105 106 107 108 Signal Name GPIOD0 PWMA2 GPIOD1 PWMA3 GPIOD2 PWMA4 PWMA5 TXD0 RXD0 Pin No. 136 137 138 139 140 141 142 143 144 Signal Name PHASEA1 D3 HOME1 D4 D5 D6 D7 D8 D9
Freescale Semiconductor, Inc...
33 34 35 36
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
43
Freescale Semiconductor, Inc.
Freescale Semiconductor, Inc...
Figure 36. 144-pin LQFP Mechanical Information
44
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Thermal Design Considerations
Part 5 Design Considerations
5.1 Thermal Design Considerations
An estimation of the chip junction temperature, TJ, in C can be obtained from the equation: Equation 1: Where: TA = ambient temperature C RJA = package junction-to-ambient thermal resistance C/W PD = power dissipation in package Historically, thermal resistance has been expressed as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: Equation 2: Where: RJA = package junction-to-ambient thermal resistance C/W RJC = package junction-to-case thermal resistance C/W RCA = package case-to-ambient thermal resistance C/W RJC is device-related and cannot be influenced by the user. The user controls the thermal environment to change the case-to-ambient thermal resistance, RCA. For example, the user can change the air flow around the device, add a heat sink, change the mounting arrangement on the Printed Circuit Board (PCB), or otherwise change the thermal dissipation capability of the area surrounding the device on the PCB. This model is most useful for ceramic packages with heat sinks; some 90% of the heat flow is dissipated through the case to the heat sink and out to the ambient environment. For ceramic packages, in situations where the heat flow is split between a path to the case and an alternate path through the PCB, analysis of the device thermal performance may need the additional modeling capability of a system level thermal simulation tool. The thermal performance of plastic packages is more dependent on the temperature of the PCB to which the package is mounted. Again, if the estimations obtained from RJA do not satisfactorily answer whether the thermal performance is adequate, a system level model may be appropriate. Definitions: A complicating factor is the existence of three common definitions for determining the junction-to-case thermal resistance in plastic packages: * Measure the thermal resistance from the junction to the outside surface of the package (case) closest to the chip mounting area when that surface has a proper heat sink. This is done to minimize temperature variation across the surface. Measure the thermal resistance from the junction to where the leads are attached to the case. This definition is approximately equal to a junction to board thermal resistance.
RJA = RJC + R CA TJ = T A + ( P D x R JA )
Freescale Semiconductor, Inc...
*
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
45
Freescale Semiconductor, Inc.
*
Use the value obtained by the equation (TJ - TT)/PD where TT is the temperature of the package case determined by a thermocouple.
The thermal characterization parameter is measured per JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. When heat sink is used, the junction temperature is determined from a thermocouple inserted at the interface between the case of the package and the interface material. A clearance slot or hole is normally required in the heat sink. Minimizing the size of the clearance is important to minimize the change in thermal performance caused by removing part of the thermal interface to the heat sink. Because of the experimental difficulties with this technique, many engineers measure the heat sink temperature and then back-calculate the case temperature using a separate measurement of the thermal resistance of the interface. From this case temperature, the junction temperature is determined from the junction-to-case thermal resistance.
Freescale Semiconductor, Inc...
5.2 Electrical Design Considerations
CAUTION
This device contains protective circuitry to guard against damage due to high static voltage or electrical fields. However, normal precautions are advised to avoid application of any voltages higher than maximum rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate voltage level.
Use the following list of considerations to assure correct operation: * * Provide a low-impedance path from the board power supply to each VDD pin on the hybrid controller, and from the board ground to each VSS pin. The minimum bypass requirement is to place 0.1F capacitors positioned as close as possible to the package supply pins. The recommended bypass configuration is to place one bypass capacitor on each of the VDD/VSS pairs, including VDDA/VSSA. Ceramic and tantalum capacitors tend to provide better performance tolerances. Ensure that capacitor leads and associated printed circuit traces that connect to the chip VDD and VSS pins are less than 0.5 inch per capacitor lead. Bypass the VDD and VSS layers of the PCB with approximately 100F, preferably with a high-grade capacitor such as a tantalum capacitor. Because the DSP output signals have fast rise and fall times, PCB trace lengths should be minimal.
* * *
46
For More Information On This Product, Go to: www.freescale.com
56F805 Technical Data
Freescale Semiconductor, Inc.
Electrical Design Considerations
*
Consider all device loads as well as parasitic capacitance due to PCB traces when calculating capacitance. This is especially critical in systems with higher capacitive loads that could create higher transient currents in the VDD and VSS circuits. Take special care to minimize noise levels on the VREF, VDDA and VSSA pins. Designs that utilize the TRST pin for JTAG port or OnCE module functionality (such as development or debugging systems) should allow a means to assert TRST whenever RESET is asserted, as well as a means to assert TRST independently of RESET. TRST must be asserted at power up for proper operation. Designs that do not require debugging functionality, such as consumer products, TRST should be tied low. TRST must be externally asserted even when the user relies on the internal power on reset for functional test purposes. Because the Flash memory is programmed through the JTAG/OnCE port, designers should provide an interface to this port to allow in-circuit Flash programming.
* *
* *
Freescale Semiconductor, Inc...
Part 6 Ordering Information
Table 39 lists the pertinent information needed to place an order. Consult a Motorola Semiconductor sales office or authorized distributor to determine availability and to order parts.
Table 39. 56F805 Ordering Information
Part 56F805 Supply Voltage 3.0-3.6 V Package Type Low Profile Plastic Quad Flat Pack (LQFP) Pin Count 144 Frequency (MHz) 80 Order Number DSP56F805FV80
56F805 Technical Data
For More Information On This Product, Go to: www.freescale.com
47
Freescale Semiconductor, Inc.
HOW TO REACH US:
USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130 JAPAN: Motorola Japan Ltd. SPS, Technical Information Center 3-20-1, Minami-Azabu Minato-ku Tokyo 106-8573, Japan 81-3-3440-3569 ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd. Silicon Harbour Centre 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T. Hong Kong 852-26668334 HOME PAGE: http://motorola.com/semiconductors
Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.
Freescale Semiconductor, Inc...
Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. (c) Motorola, Inc. 2004
For More Information On This Product, Go to: www.freescale.com
DSP56F805/D


▲Up To Search▲   

 
Price & Availability of 56F805

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X